# Device Parameter Optimization of Scaled Si-Ge Hetrojunction Bipolar Transistor

### ARUN KUMAR, R.K. CHAUHAN

Department of Electronics and Communication Engineering Madan Mohan Malaviya Engineering College, Gorakhpur, Uttar Pradesh – 273010 INDIA

#### Abstract:

The immense demand for communication systems worldwide has created an enormous market for semiconductors devices (SiGe HBTs) in variegated applications. Nowadays SiGe HBTs are surpassing even the fastest III-V production devices in the GHz speed orbit. Scaling has been the prime source of supremacy behind the successful technology innovations. The design and optimization of un-scaled and scaled SiGe HBTs for the key performance parameter which affect the speed parameter in GHz frequency range has been explored extensively using appropriate scaling technique, which have recently emerged as a tough competitor for RF and mixed-signal applications. In this paper, the dynamic performance of un-scaled and scaled SiGe HBTs in terms of the cut off frequency, the maximum frequency of oscillation is investigated in a faultless approach with the help of Y- parameter by ATLAS software from SILVACO. Both vertical and lateral scaling affect the device parameters. The impact of lateral scaling on cut off frequency is not as prominent as vertical scaling, but a certain level of lateral scaling needs to go along with vertical scaling Since maximum frequency of oscillation is absolutely associated to cut off frequency, the remuneration of vertical scaling on cut off frequency also apply to maximum frequency of oscillation, although the impact level is comparatively lower. However, maximum frequency of oscillation depends on RB and CCB, too, which are truly degraded by vertical scaling. As a result, the impact of vertical scaling on maximum frequency of oscillation is thorny, depending on structural details of the given device. On the other hand, lateral scaling, which has only some degree of influence on cut off frequency, plays a major role on maximum frequency of oscillation. The simulated results of un-scaled and scaled SiGe HBT are compared and contrasted.

### Keywords:

SiGe HBT, performance parameter (intrinsic & extrinsic), Speed Parameter, scaling, ATLAS.

### **1. INTRODUCTION**

While the initiative of using SiGe alloys to band gapengineer Si devices dates to the 1960's, the amalgamation of defect-free SiGe films proved somewhat difficult, and device-quality SiGe films were not productively produced until the early to mid 1980's. While Si and Ge can be united to produce a chemically stable alloy (Si Ge or simply "SiGe"), their lattice constants fluctuate by roughly 4% and, thus, SiGe alloys full-fledged on Si substrates are compressively strained. (This is referred to as "pseudo orphic" growth of SiGe on Si, with the SiGe film adopting the primary Si lattice constant.) These SiGe stressed layers are subject to a essential stability criterion [1], [2], limiting their thickness for a given Ge concentration. For a manufacturable SiGe technology, it is obviously key that the SiGe films linger stable after processing.

Silicon-Germanium (SiGe) technology is the inspiration behind the explosion in low-cost, lightweight, personal communications devices like digital wireless handsets, as well as other amusement and information technologies akin to digital set-top boxes, Direct Broadcast Satellite (DBS), automobile collision avoidance systems, and personal digital assistants. SiGe extends the verve of wireless phone batteries, and allows smaller and more sturdy communication devices. Products combining the capabilities of cellular phones, global positioning, and Internet access in single package, are being designed via SiGe technology. These multifunction, low-cost, mobile client devices skilled of communicating over voice and data networks signify a key element of the future of computing.

The spirit of SiGe technology is a SiGe heterojunction bipolar transistor (HBT), which offers compensation over both conventional silicon bipolar and silicon CMOS for accomplishment of communications circuits. SiGe HBTs combines the speed and performance of many III-V technologies with Si-processing compatibility acquiescent a high-performance device that is readily commercially available. Since the first SiGe HBT revelation over 20 years ago, SiGe HBT technology has shown an almost exponential intensification both in terms of performance and number of commercial facilities [4][5].

In addition to maintaining high performance and high reliability, it is clear that achieving low power, small size, light weight, and low cost are indispensable requirements for next generation communication front-ends and radar modules. Freshly, an alternative integrated circuit (IC) technology based on silicon-germanium (SiGe) alloys has shown the potential to accomplish these requirements [4].

Manuscript received July 5, 2013 Manuscript revised July 20, 2013

The concert of semiconductor devices tends to enliven as the device dimensions minimize. This simple approach of scaling has been the key to the radiant success of semiconductor industry over the past half-century. It has worked for virtually all types of transistors, including the Si-based bipolar transistor. Scaling has sprint into evident hard limits multiple times in the track of bipolar technology progression, which have been prolifically overcome with help from material and structural innovations, such as the self-aligned base, poly emitter, epitaxial base and most freshly the SiGe base.

As the impediment of the integrated circuits increases, scalable device models are becoming essential for the most favorable circuit design. Scaling of bipolar transistor models is significantly more involving due to current flow in both vertical and lateral directions. Moreover, the geometry scaling strategy of bipolar devices generally depend on the layout pattern, device cross-section and fabrication succession details. As a result, the geometry scalable bipolar transistor models and the consequent parameter drawing out procedures are not generally available and usually exist as a familial proprietary. The physical quantities in a bipolar transistor that scales with geometry can be estranged into three categories: (1) current and charge, (2) ratio of current and charge and (3) parasitic and thermal resistance.

Even though there is a number of work done on the optimization of the performance parameter of the SiGe HBT but the results are not unswerving. We searched the consequence of scaled device as well as Ge concentration on the performance parameter which affect the speed parameter of Si1-x Gex HBT here. In this paper, current gain, cut off frequency, maximum oscillation frequency,CBC, Ci and transit time delay of scaled and un-scaled device are calculated for different Ge concentrations. In this paper, Raje's scaling technique has been taken with scaling factor as 1.25. . It is shown that the scaling, both vertical and lateral, has mainly beneficial effects on speed performances of SiGe HBT. Following this motivation, in the next two section, we address model of Si1-x Gex HBT and SiGe operation with device scaling. In the next section, an extraction technique of performance parameter has been given for un-scaled and scaled SiGe HBT which is based on small signal analysis. In Section-V & VI, we discuss the results and concluded concluded with common projections and observations based on ATLAS.

### 2. MODEL

The energy-band diagram of resultant device is the dominant mean to depict a range of consequences of

introducing Ge into the base region of SiGe HBT by comparing it to Si. The graded base induces a drift field across the unbiased base that is allied in a direction (from collector to emitter). This causes an hastening of induced minority electrons across the base. Accordingly, this large drift field component is a domino effect for electron transport phenomenon. Hence, by efficiently speeding up the diffusive transport of the minority carriers a decrement in the base transit time occurs. Though the band offsets in SiGe HBTs are generally small in comparison to the band offsets of III-V technology standards, the large electric fields are translated by the Ge grading over the petite distance of neutral base and this electric field is plenty to speed up the electrons to near saturation velocity. In comparison to SiGe HBT, the base transit time characteristically limits the frequency response of the Si BJT. Therefore it could be conventional that the frequency response should be enhanced appreciably by the Geinduced drift field [6]. The cross-section of the un-scaled and scaled SiGe HBT base is shown in Fig. 3&4.The band-gap of SiGe HBT is given by [7],



Figure 1: Energy band diagram for a Si BJT and graded-base SiGe HBT, both biased in forward active mode at low injection

$$E_{g}^{SiGe} = E_{g}^{Si} \cdot (1-x) + E_{g}^{Ge} \cdot x + C_{g} \cdot (1-x) \cdot x$$
(1)

Where x is Ge conc. and Cg = -0.4 eV is a bowing parameter. Ge is compositionally graded from the emitterbase (EB) junction with inferior concentration to the collector-base (CB) junction with superior concentration and it is shown as dashed line in Figure (1). Due to this collision, the SiGe HBT consists of a finite band offset at the EB junction and a larger band offset at the CB junction. Band gap grading is effortlessly used for position confidence of the band offset with respect to Si. An electric field is produced by such position confidence in the Ge induced band offset in the neutral base region. This effect aids the transportation of minority carriers (electrons) from emitter to collector, which in turn advance the frequency response [8-11].

Thus we can say actually from Figure (1) that the Geinduced diminution in base band gap takes place at the EB edge of the quasi-neutral base  $\Delta$ Eg,Ge (x=0) along with the CB edge of the quasi-neutral base  $\Delta$ Eg,Ge (x=Wb). Thus the graded band gap is agreed by equation as [12],

$$\Delta E_{g,Ge}(grade) = \Delta E_{g,Ge}(W_b) - \Delta E_{g,Ge}(0)$$

Such Ge grading crossways the neutral base induces a built-in-quasi drift field  $\xi$ .

### 3. SIGE HBT OPERATIONS WITH DEVICE SCALING

The indispensable assistance of a SiGe HBT over Si BJT is that we can diminish the band gap Eg by introducing Ge in the base. The result is an exponential augment of the effective intrinsic carrier concentration, and hence the minority carrier density. By scheming the Ge profile, an accelerating electric field can be established in the base, which favors minority electron transport for an npn transistor, and thus helps condense base transit time  $\tau B$ . Another benefit of using a SiGe base is that the low base sheet resistance, high  $\beta$  and low  $\tau B$  can be achieved all together.

Excellent speed performance is privileged for most practical semiconductor applications of today. The competence of information processing muscularly depends on the speed of devices that compose the system. The speed of a device can be represented by a variety of measures and equivalent speed parameters. Although some alternatives have been proposed [13], the most widely used speed parameters for transistors are the cutoff frequency and the maximum oscillation frequency, which are defined as the frequency point where the current

gain and the power gain become unity, correspondingly.

# 3.1 CUT-OFF FREQUENCY AND DEVICE SCALING

The effect of device scaling on the cutoö frequency  $f_T$ , a figure-of-merit for device speed, can be more effectively viewed through a parameter  $\tau_f$  and  $\tau_t$ , defined as the reciprocal of multiplied by a factor of, which can be expressed in terms of bipolar device parameters as

$$\frac{1}{2\pi f_T} = \tau_f + \tau_z$$
(3)

 $\tau_f = \tau_B + \tau_B + \tau_{CSCR}$ 

(4)

$$\tau_t = \frac{V_{th}}{J_c} (C_{te} + C_{tc})$$

(5)

 $\tau f$  is the forward transit time attributable to electron diffusion for an npn SiGe HBT.  $\tau t$  is the depletion capacitance charging time related with EB junction (Cte) and CB junction (Ctc). Vth is the thermal voltage and JC is the collector current density.  $\tau f$  includes the emitter transit time  $\tau E$ , the base transit time  $\tau B$ , and the collector space charge region transit time  $\tau CSCR$ . For an npn bipolar transistor with steady base doping and Ge profile,  $\tau E$  and  $\tau B$  can be uttered as

$$\tau_{B} = \frac{w_{B}^{2}}{2D_{n}}$$

$$\tau_{E} = \frac{1}{\beta} \frac{w_{E}^{2}}{2D_{p}}$$

(7)

wE and wB are the quasi-neutral emitter and base width,  $\beta$  is the current gain, Dp is the minority hole diffusivity in the emitter and Dn is the minority electron diffusivity in the base.  $\tau E$  can be abridged appreciably through increasing  $\beta$ . Depending on the emitter and base design, a sufficient  $\beta$  is mandatory to make  $\tau E$  negligible. A main characteristic of scaled SiGe HBT is the significantly reduced base width wB, Once the emitter and base are scaled down,  $\tau CSCR$  becomes the restricted access for speed. Generally,  $\tau CSCR$  can be expressed as [14]

$$\tau_{CSCR} = \frac{1}{X_{CSCR}} \int_{0}^{X_{CSCR}} \frac{X_{CSCR} - x}{v(x)} dx$$
(8)

where XCSCR is the space charge region width, and v(x) is the local carrier velocity. For balance transport, where the electron velocity saturates at Vsat in the collector SCR, the right side of (8) equals "XCSCR/2Vsat". Using first-order approximations [15]

$$X_{CSCR} \propto \frac{1}{\sqrt{N_c}}$$
(9)

Therefore, to fully assistance from base scaling, the collector doping  $N_C$  needs to be increased to reduce  $\tau_{CSCR}$ .

### 3.2 JC, peak AND DEVICE SCALING

Observing (3) - (5), at the same JC, fT can be enhanced through the  $\tau f$  and junction capacitance diminution. Fascinatingly, however, when NC is increased to reduce collector transit time  $\tau CSCR$ , the Kirk effect is belated simultaneously. The reason is that the current density JC, peak at which base push out occurs [16] is comparative to NC. As a result, not only does the peak fT value increase, but also it happens at higher JC. fT rolls off when JC > JC, peak. JC, peak has augmented from 3 mA/µm2 to 23 mA/µm2 as technology increases from 50 GHz to 375 GHz [17].

The concerns with the higher JC are the probable device degradations associated with electro migration and selfheating, both of which are addressed by scattering current and power over an gradually more narrow emitter. Copper-interconnection and appropriate emitter layout can get rid of the electro migration. For device self-heating, it has been confirmed in [17] that when the emitter width is scaled down proportionally to the increased JC, peak, and the device perimeter is maintained constant, self-heating can be controlled to guarantee steadfast device operation.

## 3.3 MAXIMUM OSCILLATION FREQUENCY AND DEVICE SCALING

 $f_{max}$  of bipolar transistors can be approximated as follows:

$$f_{max} = \sqrt{\frac{f_T}{8\pi C_{cb}R_b}}$$

(10)

seeing as fmax is positively interconnected to fT, as indicated by the expression (10), the compensation of vertical scaling on fT also apply to fmax, although the impact level is comparatively lower. However, fmax depends on RB and CCB too which are actually degraded by vertical scaling as temporarily described earlier. As a result, the impact of vertical scaling on fmax is convoluted and may turn out either positive or negative, depending on structural details of the given device. On the other hand, lateral scaling, which has only imperfect persuade on fT, plays a major role on fmax. Base current is abounding laterally to the intrinsic device, nothing like emitter or collector currents, and lateral scaling reduces the resistive current path for base, ensuing in RB reduction. B-C junction area decreases with lateral scaling, too, leading to a diminution in CCB. As fmax has a direct involvement with RB and CCB, it greatly benefits from lateral scaling [18].

As discussed above, through vertical scaling, fT can be enhanced dramatically. RB and Ctc can be reduced by lateral scaling and device structure innovations as well. Moreover, the shallow-trench-isolation (STI) and selective-implanted-collector (SIC) structures can also help diminish extrinsic CB capacitance. Recall (10) that a reduction of Ctc is desired to improve fmax. Overall, fmax has been augmented from 65 GHz to 300 GHz for modern SiGe HBTs.

### 4. HF MODELING AND PERFORMANCE FACTORS

In this section we develop a novel and straightforward extraction method for discussing the transistor RF performance along with procedures to find out the parameters of un-scaled and scaled SiGe HBT by means of small-signal  $\Pi$  topology alike circuits of this HBT. The algorithm is helpful for extracting both intrinsic plus extrinsic (parasitic) elements. If we determine previously the extrinsic elements of the HBT then predictable methods derived from simple bias measurements work very sound. Throughout different procedures for example DC, cut-off measurements, or optimization can be used for this approach. Since the typical DC and cut-off techniques present poor concert for Silicon Germanium HBT devices that's why it is frequently very hard to accurately determine the values of parasitic elements of the HBT. An pioneering technique has been developed to avoid this problem and in this technique only scattering (S)parameters and then y-parameters at different biases are measured. For fitting the measured S parameters appropriately, linear models by way of a  $\Pi$  topology have been practiced. We have deserted emitter resistance, the collector resistance, along with the output resistance due to Early effect for simplicity [19].

This method is an extension to the HBT devices of Shirakawa's and Ooi's work on metal semiconductor field-effect transistors (MESFETs) and high-electron mobility transistors (HEMTs), respectively. The major difference between the MESFET/ HEMT loom and this new scheme is that the MESFET/HEMT method uses nine different biases to assess the frequency behavior of the intrinsic elements to properly compute the set of parasitic elements. On the other hand, the method takes the fitting of some significant figures of merit of the device into explanation. A noteworthy reduction of the comparative error function between modeled and measured Sparameters is obtained by using the previously mentioned premises [20].



Figure 2:A small-signal π equivalent circuit of an HBT device (a) contains intrinsic and extrinsic circuit elements. The intrinsic elements (b) can be determined from the admittance parameters of the device at a number of different bias points.

The projected circuit topology of the small-signal model shows a dashed box that contains the intrinsic part of the device (Fig. 2b). The expected values of the pad parasitic capacitances Cpbi and Cpci do not surpass hundredths of femto Farads (fF) for a number of different devices weathered. The remaining extrinsic parameters (Lb, Lc, Le, Rb, Rc, and Re) in Fig. 2a can be determined easily by an optimization process at the same bias point where intrinsic elements were computed.

After a conservative de-embedding process to take the effect of scrounging elements into account, it is possible to attain the intrinsic elements from the admittance parameters (y-parameters) of the un-scaled and scaled HBT device for each bias point. The relationship between the current source, Im, and the intrinsic transconductance, gm, is provided by the following equation:

$$I_m = G_m \times$$

(11)

Where,

$$\boldsymbol{G}_{m} = \boldsymbol{g}_{m} \cdot \boldsymbol{\epsilon}^{-j\omega\tau}$$
(12)

 $V_i$ 

Taking the real and imaginary parts of these admittance parameters (y-parameters) it is comparatively easy to attain a set of equations with unknowns. This process supports the computation of Cbe, Rm, Rbe, Rbc, Cbc, gm,  $\tau$ , Rce, Ci and Cce, values by using the following expressions [20]:

$$C_{bc} = \frac{-Im[Y_{12}]}{\omega_i}$$
(13)  
$$C_{bc} = \frac{Im[Y_{11}] + Im[Y_{12}]}{\omega_i}$$
(14)

$$C_{ce} = \frac{Im[Y_{22}] + Im[Y_{12}]}{\omega_i} \tag{15}$$

$$R_{be} = \frac{-1}{Re[Y_{12}]} \tag{16}$$

$$R_{ce} = \frac{1}{Re[Y_{12}] + Re[Y_{22}]}$$
(17)

41

$$R_{be} = \frac{1}{Re[Y_{12}] + Re[Y_{11}]}$$
(18)

$$g_m = 2\pi C_i f_T = \frac{qkT}{I_c}$$
(19)

$$C_i = C_{be} + C_{bc} = C_{te} + g_m \tau \tag{20}$$

$$\tau = \frac{1}{2\pi f_T} \tag{21}$$

where: Re and Im = the real and imaginary parts, respectively,  $\omega$  = the angular frequency, and i = 1.....N = the number of frequency sampling points.



## 4. RESULTS & DISCUSSION





Figure 4: un-scaled device

Based on the above model the values of fmax / fT and a variety of intrinsic as well as extrinsic elements are calculated for n-p-n un-scaled and scaled SiGe HBT at different Ge concentrations. For this purpose ATLAS from SILVACO is used. The un-scaled HBT considered in this paper has the base width of  $0.1\mu$ m. the appropriate scaling techniques used to scale the device was taken as Raje's scaling techniques. Average Ge concentration in this base region considered in our calculations is varied from 5%-30% as higher to this are not supported by present epitaxial technologies and beyond it the enhancement associated with Ge seizes may be due to lattice constant mismatch. ATLAS simulation of un-scaled and scaled SiGe HBT is performed to prove precision. The structure of the un-scaled and scaled SiGe HBT is

given in figure 3&4. Figure 4 shows the structure of unscaled device which has length of emitter, base and collector of 2.2  $\mu$ m. The un-scaled device has emitter width of 0.2  $\mu$ m, collector width of 0.8  $\mu$ m and base width of 0.1  $\mu$ m. Figure 3 shows the scaled SiGe HBT. Scaling is done using appropriate scaling technique such as Raje's scaling technique taking scaling factor as 1.25. Scaled SiGe HBT has emitter, base and collector length of 1.76  $\mu$ m. Scaled device has emitter width of 0.16  $\mu$ m, base width of 0.08  $\mu$ m and collector width of 0.8  $\mu$ m.

The Gummel plot of un-scaled and scaled SiGe HBT for this model at 1V forward bias is plotted in Figure 5. The plot in Figure 5 shows the variation of collector current and base current w.r.t. bias voltage of un-scaled and scaled SiGe HBT. This plot indicates to the significant dc consequence of adding Ge into the base of SiGe HBT, however, lies with the collector current density [6]. Bodily, the barrier to electron injection at the EB junction is reduced by introducing Ge into the base, yielding more charge transfer from emitter-to collector for a given applied EB bias. Observe from Figure (1) that in this linearly graded base design, the emitter region of the SiGe HBT and Si BJT comparison are fundamentally identical, implying that the resultant base current density of the two transistors will be roughly the same.

Table1:

| Parameter                       | Base      | Raje's Scaled |
|---------------------------------|-----------|---------------|
|                                 | Model     | Model         |
| Cutt-off freq: fT<br>(GHz)      | 21.34     | 28.5          |
| Max. Oscl. Freq:<br>Fmax (GHz)  | 25.10     | 34.214        |
| Transit Time Delay: τ<br>(ps)   | 9.05      | 5.34          |
| Transconductance:<br>gm         | 0.0274    | 0.0255        |
| B-C Junc. Capacitance:<br>(f/µ) | 9.012e-12 | 5.69e-12      |
| Ci = Cbe + Cbc:<br>(f/µ)        | 5.45e-13  | 1.33e-13      |
| Current Density: J<br>(A/µm)    | 2.013e-19 | 1.019e-16     |

The net result is that the introduction of Ge increases the current gain of the transistor ( $\beta$ =collector current density / base current density). From a more device–physics slanting viewpoint, the Ge-induced band offset exponentially decreases the intrinsic carrier density in the base which, in turn, decreases the base Gummel number and, hence, increases collector current density. Important in this context is the Ge-induced improvement in  $\beta$  over a comparably constructed Si BJT [6]. On scaling the device with appropriate scaling technique like Raje's scaling technique, the current gain of the transistor increases as shown in the fig. 5.



Figure 5: Gummel Plot of un-scaled and scaled Device

Different parameter of un-scaled and scaled SiGe Hetrojunction Bipolar Transistor at 20% Ge concentration is given in table 1. In the table base model's parameter is the parameter of un-scaled SiGe HBT and Raje's scaled model's parameter is the parameter of scaled SiGe HBT. Cut-off frequency of base model is 21.34 GHz and of the scaled model is 28.5 GHz at 20% Ge concentration. Maximum oscillation frequency of un-scaled and scaled SiGe HBT is 25.10 GHz and 34.214 GHz respectively. The transit time delay of un-scaled and scaled model is 9.05 ps and 5.34 ps. From the table it is clear that current density of un-scaled SiGe HBT and Scaled SiGe HBT is 2.013 X 10-19 A/ $\mu$ m and 1.019 X 10-16 A/ $\mu$ m respectively. Transconductance of base model and scaled model is 0.0274 and 0.0255.



Figure 6: variation of cut-off frequency with Ge concentration

Fig.6 shows the variation of cut-off frequency of unscaled and scaled SiGe HBT with respect to Ge concentration present in the base of SiGe HBT. Average Ge concentration in this base region considered in our calculations is varied from 5%-30% as higher to this are not supported by present epitaxial technologies and beyond it the enhancement associated with Ge seizes may be due to lattice constant mismatch. ATLAS simulation of un-scaled and scaled SiGe HBT is performed to prove precision. At 5% Ge concentration the cut-off frequency of un-scaled SiGe HBT and scaled SiGe HBT is 12.89 GHz and 18.547 GHz respectively. On increasing the Ge concentration from 5% to 30% in the base region, the cutoff frequency of un-scaled and scaled device increases to 26.43 GHz and 33.689 GHz respectively.

Fig.7 shows the variation of maximum oscillation frequency of un-scaled SiGe HBT and scaled SiGe HBT with respect to Ge concentration present in the base of SiGe HBT. At 5% Ge concentration present in the base of device, the maximum oscillation frequency of un-scaled SiGe HBT and scaled SiGe HBT is 10.974 GHz and 22.102 GHz respectively. At 25% Ge concentration, the maximum oscillation frequency of un-scaled and scaled SiGe HBT increases to 30.343 GHz and 38.241 GHz respectively.



Figure 7: variation of maximum oscillation frequency with Ge concentration

Table 2 shows the variation of current density and transit time delay of scaled SiGe Hetrojunction Bipolar Transistor with respect to Ge concentration present in the base region. In my calculation Ge concentration range is from 5% to 30% in the base region because beyond this are not supported by present epitaxial technologies and beyond it the enhancement associated with Ge seizes may be due to lattice constant mismatch. At 5% Ge concentration current density of scaled model is 1.034 X 10-21 A/µm, at 20% Ge concentration current density is 1.019 X 10-16 A/µm and at 30% Ge concentration the current density of

scaled model increases to 2.80 X 10-14 A/ $\mu$ m. It is clear from the above numerical data that on increasing the

presence of Ge concentration in the base of SiGe HBT, current density increases. At 5% transit time delay of scaled SiGe HBT is 9.51 ps, at 15% Ge concentration present in the base of SiGe HBT transit time delay is 7.49 ps and at 30% Ge concentration in

....

| Table 2:                         |               |               |               |               |              |               |  |  |
|----------------------------------|---------------|---------------|---------------|---------------|--------------|---------------|--|--|
| Current<br>Density: J<br>(A/µm)  | 1.034e-<br>21 | 8.298e-<br>19 | 7.012e-<br>17 | 1.019e-<br>16 | 3.91e<br>-15 | 2.801e-<br>14 |  |  |
| Transit Time<br>Delay: τ<br>(ps) | 9.51          | 8.23          | 7.49          | 5.34          | 4.95         | 4.01          |  |  |
| Ge<br>Concentratio<br>n: (%)     | 5             | 10            | 15            | 20            | 25           | 30            |  |  |

the base transit time delay is 4.01 ps. From the above extracted numerical data, it is clear that on increasing the Ge concentration in the base region, the transit time delay of scaled SiGe HBT decrease and device becomes faster than un-scaled SiGe HBT.

fig. 8 shows the variation of transit time delay of unscaled and scaled SiGe HBT w.r.t. Ge concentration. At 5% Ge concentration the value of transit time delay of unscaled and scaled SiGe HBT is 9.51 ps and 13.56 ps respectively. At 30% Ge concentration the value of transit time delay of un-scaled and scaled SiGe HBT is 4.01 ps and 6.39 ps respectively. It is clear from the fig.8 that on increasing the Ge concentration from 5% to 30%, the transit time delay of un-scaled and scaled SiGe HBT decreases.



Figure 8: Transit Time Delay Vs Ge Concentration

Fig.9 shows the variation of B-C junction capacitance and Ci (CBE+CBC) of un-scaled and scaled SiGe HBT with respect to Ge concentration in the base of SiGe HBT. Ci is the summation of B-E junction capacitance and B-C junction capacitance which is shown in equation (20). Right vertical axis of Fig. 9 shows the value of B-C junction capacitance of un-scaled and scaled SiGe HBT is 1.05e-11 f/u and 3.03e-11 f/u respectively at 5% Ge concentration in the base of SiGe HBT. On increasing the Ge concentration from 5% to 30% in the base of SiGe HBT, B-C junction capacitance of un-scaled and scaled SiGe HBT decreases to 3.91e-12 f/ $\mu$  and 6.91e-12 f/ $\mu$ respectively. So, it is clear from this axis that on increasing the Ge concentration, B-C junction capacitance decreases. Left vertical axis of Fig.9 shows the value of Ci of un-scaled and scaled SiGe HBT at 5% Ge concentration, which is 5.82e-13 f/ $\mu$  and 8.50e-13 f/ $\mu$  respectively. At 20% Ge concentration in the base of SiGe HBT, the value of Ci of un-scaled and scaled SiGe HBT reaches to 1.33e-13 f/ $\mu$  and 5.45e-13 f/ $\mu$  respectively. From this axis also, it is clear that on increasing the Ge concentration, the value of Ci decreases of un-scaled and scaled SiGe HBT.



Figure 9: Capacitance Vs Ge Concentration

### 6. CONCLUSION

In this paper, a detailed investigation has been made to study the impact of scaling and Ge content in the SiGe-HBT base on the performance parameter of SiGe HBT. An electric field is produced by position in the impartial base region. This effect aids the transportation of minority carriers (electrons) from emitter to collector, which in turn perk up the frequency response. High frequency devices are characterized by extracted y parameters. Y-parameters are measured by means of a small signal measurement. In this paper, we develop a novel and straightforward extraction method for discussing the impacts of appropriate scaling technique on the transistor's RF performance along with procedures to find out the parameters of SiGe HBT by means of small signal II topology equivalent circuits of this HBT. Further the parameters like CBC, Ci and transit time delay which strongly affect the fmax/fT are calculated of un-scaled and scaled SiGe HBT. The scaling of the device and baseregion optimizations can effectively improve the powergain values of Si1-xGex HBTs in a wide frequency (GHz) range. It can be concluded that on scaling the device with appropriate scaling technique, the transit time delay decreases. From (3) and (10) it is clear that on the respectively with comparison to un-scaled device. Based on simulation results of un-scaled SiGe HBT and scaled SiGe HBT, it is confirmed that applied scaling technique is effective to obtain better performances of the scaled device. This model is also used to realize microwave power amplification at GHz frequency range using these devices has been verified to be viable.

### REFERENCE

- J. W. Matthews and A. E. Blakeslee, "Defects in epitaxial multilayers-I: Misfit dislocations in layers," J. Crystal Growth, vol. 27, pp.118–125, 1974.
- [2] "Defects in epitaxial multilayers-II: Dislocation pile-ups, threading dislocations, slip lines and cracks," J. Crystal Growth, vol.32, pp. 265–273, 1975.
- [3] S. R. Stiffler, J. H. Comfort, C. L. Stanis, D. L. Harame, and E. de Fr'esart, "The thermal stability of SiGe films deposited by ultrahighvacuum chemical vapor deposition," J. Appl. Phys., vol. 70, pp.1416–1420, 1991. See also, "Erratum," J. Appl. Phys., vol. 70, p.7194, 1991.
- [4] Cressler, J. D. and Niu, G., Silicon-Germainium Hetrojunction Bipolar Transistors. Boston: Artech House, 2003.
- [5] Cressler, J. D., The Silicon Heterostructure Handbook: Materials, Fabrication, Devices, Circuits, and Applications of SiGe and Si Strained-Layer Epitaxy.CRC Press, 2005.
- [6] J. D. Cressler. SiGe HBT technology: "a new contender for Si-based RF and microwave circuit applications". IEEE Trans. Microw. Theory Tech., vol. 46, issue 5, 572 (1998).
- [7] V. Palankovski and S. Selberherr. "Critical modeling issues of SiGe semiconductor devices", J. Telecommun. Inform. Technol., no. 1, 15 (2004).
- [8] Ankit Kashyap and R. K. Chauhan. "Profile Design optimization of SiGe based HBT for High Speed Applications", Journal of Computational and Theoretical Nanosciences, Vol. 5, 2238, (2008).
- [9] Ankit Kashyap and R. K. Chauhan. "Effect of the Ge profile design on the performance of an n-p-n SiGe HBTbased analog circuit", Microelectronics journal, MEJ: 2554, (2008).
- [10] Mukul K Das, N. R. Das and P. K. Basu. "Performance Analysis of a SiGe/Si Heterojunction Bipolar Transistor for Different Ge-composition", Proc. of the International Conf. URSI-GA, New Delhi, D03.7 (2005).
- [11] Ankit Kashyap, Ashok Kumar and R. K. Chauhan. "Design of a High Speed SiGe HBT for Wireless Applications", Proc. of International Conference IICT-2007, DIT, Dehradoon July 27-28 (2007).
- [12] John D. Cressler. "Emerging SiGe HBT Reliability Issues for Mixed-Signal Circuit Applications", IEEE Transactions on Device and Materials Reliability, vol. 4, no. 2 (2004).
- [13] R. A. Gosser, decrement of transit time delay, cut-off frequency and maximum oscillation frequency increases and the device becomes faster. After scaling the device, the cut-off frequency increases by 32% that of un-scaled device and about maximum oscillation frequency increases by 37%

that of un-scaled device at 20% Ge concentration. It can be also concluded that on scaling the device current gain and current density also increases. In this paper, the value of CBC of the scaled device decreases by about 37% and Ci of scaled device decreases by about 75% at 20% Ge concentration O. Foroudi, and S. Flanyak, "New bipolar figure of merit 'fo'," in Proc. Bipolar/BiCMOS Circuits and Technology Meeting, 2002, pp. 128–135.

- [14] S. E. Laux and W. Lee, "Collector Signal Delay in the Presence of Velocity Overshoot,"IEEE Electron Device Lett., vol. 11, No. 4, pp. 174 - 176, 1990.
- [15] P. H. C. Magnee, "SiGe:C HBT Device Technology: What is the Big Deal? "2003 Bipolar/BiCMOS Circuits and Technology Meeting, Short Course, pp. 1 - 81, 2003.
- [16] C. T. Kirk, "A Theory of Transistor Cutoö Frequency (fT) Falloö at High Current Densities," IEEE Trans. on Electron Devices, pp. 164 - 174, 1962.
- [17] G. Freeman, J.-S. Rieh, B. Jagannathan, Z. Yang, F. Guarin, A. Joseph, "Device Scaling and Application Trends for Over 200 GHz SiGe HBTs," Silicon Monolithic Integrated Circuits in RF Systems, pp. 6 - 9, 2003.
- [18] Jae- Sung Rish, David Greenberg, Andreas Stricker, Greg Freeman, "Scaling of SiGe HBT " Poceedings of the IEEE, vol. 93, No. 9, September 2005.
- [19] ATLAS User's Manual DEVICE SIMULATION SOFTWARE, SILVACO International, (2004).
- [20] J.M. Zamanillo, A. Tazon, A. Mediavilla, C. Navarro,"Simple Algorithm Extracts SiGe HBT Parameters", microwave & RF, 1999.



Arun Kumar was born in Gorakhpur, India in 1988. He received his B.Tech. degree in Electronics & Communication Engineering in 2009 from Uttar Pradesh Technical University. He is currently pursuing the M.Tech. degree in Digital Systems from Madan Mohan Malviya Engineering College, Gorakhpur, India. His

M.Tech. thesis is dedicated towards the noise analysis of scaled Silicon-Germanium HBT .



**R. K. Chauhan** was born in Dehradoon, India in 1967. He received the B.Tech. degree in Electronics & Communication Engineering, from G.B.P.U.A.T - Pantnagar, in 1989 and M.E. in Control & Instrumentation, from MNNIT-Allahabad in 1993 and Ph.D in Electronics Engineering, from IT-BHU,

Varanasi, INDIA in 2002. He joined the department of ECE, Madan Mohan Malviya Engineering College, Gorakhpur, India as a lecturer, in 1993, as an Assistant Professor since 2002 and thereafter as an Associate Professor since Jan, 2006 to till date in the same institute. He also worked as a Professor in Department of ECE, Faculty of Technology, Addis Ababa University, Ethiopia between 2003 to 2005. He is reviewer of Microelectronics Journal, CSP etc.. His research

interests include device modeling and simulation of MOS, CMOS and HBT based circuits. He was selected as one of top 100 Engineers of 2010 by International Biographical Centre, Cambridge, England.